Device profile S-7.A.A (CTT3) with extended address range A or B

Data width of payload data

Cyclic data bits

Acyclic parameter bits

8 DO

3 PO

8 DI

4 PI

Cyclic data exchange

The output data bit DO 3 is used for extended addressing A or B.

The cyclic 8 bits of payload data (DO and DI) according to CTT3 are transmitted with 2 bits of payload data each in 4 cycles, each of which contains 2 DO and 2 DI. The 2 bits of payload data in a cycle are consistent with each other. The other packets of payload data bits may be transmitted inconsistently with a maximum time difference of 10 ms in each case. Information regarding the measures for consistent data transmission can be found in the documentation of the respective master.

The following tables show how the cyclic data bits of the transmission protocol are used in the profile:

Cyclic output data bits (DO) from the master to the device

 

DO 2 = 0

DO 3 = 0

DO 2 = 1

DO 3 = 0

DO 2 = 0

DO 3 = 1

DO 2 = 1

DO 3 = 1

DO 0

Payload data bit

DO 0

DO 2

DO 4

DO 6

DO 1

Payload data bit

DO 1

DO 3

DO 5

DO 7

DO 2

Multiplexer clock (inverted signal)

DO 3

Extended addressing

  • 0 = B
  • 1 = A

 

Cyclic input data bits (DI) to the master from the device

 

DI 2 = 0

DI 3 = 0

DI 2 = 1

DI 3 = 0

DI 2 = 0

DI 3 = 1

DI 2 = 1

DI 3 = 1

DI 0

Payload data bit

DI 0

DI 2

DI 4

DI 6

DI 1

Payload data bit

DI 1

DI 3

DI 5

DI 7

DI 2

Feedback of multiplexer 20

DI 3

Feedback of multiplexer 21

Acyclic data exchange (parameter bits)

The output data bit PO 3 is used for extended addressing A or B.

Only 3 bits of payload output data (PO) are available for data transmission. All of the payload data is transmitted consistently in an acyclic data exchange.

The output data bit PO 03 is not displayed by the device or in the PLC.

The following tables show how the acyclic output data bits are used in the profile:

Acyclic output data bits (PO) from the master to the device

PO 0

Payload data bit PO 0

PO 1

Payload data bit PO 1

PO 2

Payload data bit PO 2

PO 3

Extended addressing:

  • 0 = B
  • 1 = A

 

Acyclic input data bits (PI) to the master from the device

PI 0

Payload data bit PI 0

PI 1

Payload data bit PI 1

PI 2

Payload data bit PI 2

PI 3

Payload data bit PI 3